1. Overview
2. BGA Footprint and Land Pattern
3. General PCB Design Considerations
4. VPBGA PCB Routing Guidelines
5. MBGA PCB Routing Guidelines
6. EMIF PCB Routing Guidelines (VPBGA and MBGA)
7. MIPI Interface Layout Design Guidelines (VPBGA and MBGA)
8. True Differential I/O Interface PCB Routing Guidelines
9. Power Distribution Network Design Guidelines
10. Document Revision History for the PCB Design Guidelines: Agilex™ 3 FPGAs and SoCs
9.1. Agilex™ 3 Power Distribution Network Design Guidelines Overview
9.2. Power Delivery Overview
9.3. Board Power Delivery Network Recommendations
9.4. Board LC Recommended Filters for Noise Reduction in Combined Power Delivery Rails
9.5. PCB PDN Design Guideline for Unused GTS Transceiver
9.6. PCB Voltage Regulator Recommendation for PCB Power Rails
9.7. Board PDN Simulations
9.8. Agilex™ 3 Device Family PDN Design Summary
9.2.2. Rail Merger Requirements
If the power delivery network to each package balls for each IP is designed to meet the tolerance specifications of that IP, you can merge the IP voltage rails of same nominal values within the same sequencing group. Therefore, you must conduct proper analysis or simulations to control the voltage drop and cross regulations.
Because many power rails are merged on the motherboard, you require an LC filter to ensure systems functionality especially for rail connections to sensitive circuits such as the phase-locked loop (PLL) and clock. Altera recommends you to follow the LC filter requirements.
Related Information