1. Overview
2. BGA Footprint and Land Pattern
3. General PCB Design Considerations
4. VPBGA PCB Routing Guidelines
5. MBGA PCB Routing Guidelines
6. EMIF PCB Routing Guidelines (VPBGA and MBGA)
7. MIPI Interface Layout Design Guidelines (VPBGA and MBGA)
8. True Differential I/O Interface PCB Routing Guidelines
9. Power Distribution Network Design Guidelines
10. Document Revision History for the PCB Design Guidelines: Agilex™ 3 FPGAs and SoCs
9.1. Agilex™ 3 Power Distribution Network Design Guidelines Overview
9.2. Power Delivery Overview
9.3. Board Power Delivery Network Recommendations
9.4. Board LC Recommended Filters for Noise Reduction in Combined Power Delivery Rails
9.5. PCB PDN Design Guideline for Unused GTS Transceiver
9.6. PCB Voltage Regulator Recommendation for PCB Power Rails
9.7. Board PDN Simulations
9.8. Agilex™ 3 Device Family PDN Design Summary
9.2.1.1. Power Budget
Use the Power and Thermal Calculator (PTC) to determine the power for your applications. Scale the recommended decoupling capacitors based on the scaling factor of the exact power consumption to the maximum power consumption.
The rule of thumb is to scale the number of suggested decoupling capacitors. For example, if your scale factor is 2, and you have 3 × 47 µF capacitors as peripheral, the suggested decoupling capacitors on your board is 3/2 = (round it to 2) × 47 µF.
Ensure that the recommended voltage regulator current in the board design must be larger than the total current for the merged power rails. Add 30% margin for the voltage regulator current to ensure good reliability and thermal performance.