Agilex™ 5 FPGAs and SoCs Device Overview

ID 762191
Date 4/01/2024
Public
Document Table of Contents

10.1. External Memory Interface Performance

Table 16.  D-Series FPGAs External Memory Interface Performance
Interface Protocol Memory Controller Interface Performance (Mbps) Maximum Width (Bits)
DDR4 Hard 3,200 72
DDR5 Hard 4,000 40
LPDDR4/4X Hard 4,267 32
LPDDR5 Hard 4,267 32
Table 17.  E-Series FPGAs External Memory Interface Performance
Interface Protocol Memory Controller Interface Performance (Mbps) Maximum Width (Bits)
Device Group A Device Group B
DDR4 Hard 2,667 2,400 32
DDR5 Hard 3,600 40
LPDDR4 Hard 3,733 2,667 32
LPDDR5 Hard 3,733 2,400 32