Visible to Intel only — GUID: cpe1605799764652
Ixiasoft
Visible to Intel only — GUID: cpe1605799764652
Ixiasoft
3.1.7.2. Designing with the Parallel Flash Loader II Intel® FPGA IP for Avalon-ST Single Device Configuration
To target a MAX® II, MAX® V, or Intel® MAX® 10 device requires the use of Intel® Quartus® Prime Standard Edition software whereas targeting a Intel® Stratix® 10 requires Intel® Quartus® Prime Pro Edition software.
- Generate the AVST design for the MAX® device with the default option address.
- Create the Intel® Stratix® 10 .pof file in setting the appropriate option bits.
- Regenerate the Parallel Flash Loader II Intel® FPGA IP with the option bits used to generate the Intel® Stratix® 10 .pof file and recompile the Intel® MAX® 10 design.
You can find a MAX® V system design example that implements the Parallel Flash Loader II Intel® FPGA IP for AVST x16 configuration mode in the installer package of the Intel® Stratix® 10 GX FPGA Development Kit.
Did you find the information on this page useful?
Feedback Message
Characters remaining: