Arria® 10 GX Transceiver Signal Integrity Development Kit User Guide

ID 683553
Date 12/01/2025
Public
Document Table of Contents

5.4. Configuration Elements

This section describes the FPGA, flash memory, and MAX® V CPLD System Controller device programming methods supported by the Arria® 10 GX transceiver signal integrity development board.

The Arria® 10 GX transceiver signal integrity development board supports three configuration methods:
  • Embedded Intel® FPGA Download Cable (previously known as USB blaster) is the default method for configuring the FPGA at any time using the Quartus® Prime Programmer in JTAG mode with the supplied USB cable
  • MAX® V configures the FPGA device via FPP mode using stored images from CFI flash devices either at power-up or pressing the MAX_RESETn/PGM_CONFIG push button
  • JTAG external header for initial debugging