Arria® 10 GX Transceiver Signal Integrity Development Kit User Guide
ID
683553
Date
12/01/2025
Public
1. About This Development Kit
2. Getting Started
3. Development Board Setup
4. Board Update Portal
5. Board Components
6. Board Test System
7. Document Revision History for the Arria® 10 GX Transceiver Signal Integrity Development Kit User Guide
A. Programming the Flash Memory Device
B. Safety and Regulatory Compliance Information
A.1. CFI Flash Memory Map
A.2. Preparing Design Files for Flash Programming
A.3. Creating Flash Files Using the Nios® II EDS
A.4. Programming Flash Memory Using the Board Update Portal
A.5. Programming Flash Memory Using the Nios II EDS
A.6. Restoring the Flash Device to the Factory Settings
A.7. Restoring the MAX® V CPLD to the Factory Settings
5.4. Configuration Elements
This section describes the FPGA, flash memory, and MAX® V CPLD System Controller device programming methods supported by the Arria® 10 GX transceiver signal integrity development board.
The Arria® 10 GX transceiver signal integrity development board supports three configuration methods:
- Embedded Intel® FPGA Download Cable (previously known as USB blaster) is the default method for configuring the FPGA at any time using the Quartus® Prime Programmer in JTAG mode with the supplied USB cable
- MAX® V configures the FPGA device via FPP mode using stored images from CFI flash devices either at power-up or pressing the MAX_RESETn/PGM_CONFIG push button
- JTAG external header for initial debugging