Multi Channel DMA Intel® FPGA IP for PCI Express* Design Example User Guide
ID
683517
Date
6/09/2025
Public
Visible to Intel only — GUID: jqi1592957309565
Ixiasoft
3.5.1. Hardware Requirements
3.5.2. Software Requirements
3.5.3. Set Up the Hardware and Program the FPGA
3.5.4. Configuration Changes from BIOS
3.5.5. Host Operating System Check for Ubuntu v22.04
3.5.6. Installing the Required Kernel Version for Ubuntu v24.04
3.5.7. Set the Boot Parameters
3.5.8. MCDMA Custom Driver
3.5.9. MCDMA DPDK Poll Mode Driver
3.5.10. MCDMA Kernel Mode Network Device Driver
Visible to Intel only — GUID: jqi1592957309565
Ixiasoft
1.1. Terms and Acronyms
Term | Definition |
---|---|
Avalon® -MM | Avalon® Memory-Mapped Interface |
Avalon® -ST | Avalon® Streaming Interface |
CvP | Configuration via Protocol |
DMA | Direct Memory Access |
DPDK | Data Plane Development Kit |
D2H | Device-to-Host |
D2HDM | Device-to-Host Data Mover |
EOF | End of a File (or packet) for streaming |
GCSR | General Control and Status Register |
Gen1 | PCIe 1.0 |
Gen2 | PCIe 2.0 |
Gen3 | PCIe 3.0 |
Gen4 | PCIe 4.0 |
Gen5 | PCIe 5.0 |
HIP | Hard IP |
HIDX | Queue Head Index (pointer) |
H2D | Host-to-Device |
H2DDM | Host-to-Device Data Mover |
IMMWR | Immediate Write Operation |
IP | Intellectual Property |
MCDMA | Multi Channel Direct Memory Access |
MRRS | Maximum Read Request Size |
PBA | Pending Bit Array |
PCIe* | Peripheral Component Interconnect Express ( PCI Express* ) |
PD | Packet Descriptor |
PIO | Programmed Input/Output |
SOF | Start of a File (or packet) for streaming |
QCSR | Queue Control and Status register |
QID | Queue Identification |
TIDX | Queue Tail Index (pointer) |
TLP | Transaction Layer Packet |
UIO | User Space Input/Output |
VFIO | Virtual Function Input/Output |