Multi Channel DMA Intel® FPGA IP for PCI Express* Design Example User Guide
ID
683517
Date
6/09/2025
Public
Visible to Intel only — GUID: hpz1722538114496
Ixiasoft
3.5.1. Hardware Requirements
3.5.2. Software Requirements
3.5.3. Set Up the Hardware and Program the FPGA
3.5.4. Configuration Changes from BIOS
3.5.5. Host Operating System Check for Ubuntu v22.04
3.5.6. Installing the Required Kernel Version for Ubuntu v24.04
3.5.7. Set the Boot Parameters
3.5.8. MCDMA Custom Driver
3.5.9. MCDMA DPDK Poll Mode Driver
3.5.10. MCDMA Kernel Mode Network Device Driver
Visible to Intel only — GUID: hpz1722538114496
Ixiasoft
2.1.5. Design Example BAR Mappings
The following table shows the BAR mappings for different user modes and configurations:
User Mode | Interface | Design Example | BAR Selected in MCDMA IP | BAR Selected for PIO/BAM Design Example | BAR Selected for BAS Design Example |
---|---|---|---|---|---|
MCDMA | AVMM | AVMM DMA | BAR0 | BAR2 | N/A |
PIO using Bypass mode | BAR0 | BAR2 | N/A | ||
AVST | Device-side Packet Loopback | BAR0 | BAR2 | N/A | |
Packet Generate/Check | BAR0 | BAR2 | N/A | ||
PIO using Bypass mode | BAR0 | BAR2 | N/A | ||
BAM + MCDMA | AVMM | AVMM DMA | BAR0 | BAR2 | N/A |
PIO using Bypass mode | BAR0 | BAR2 | N/A | ||
AVST | Device-side Packet Loopback | BAR0 | BAR2 | N/A | |
Packet Generate/Check | BAR0 | BAR2 | N/A | ||
PIO using Bypass mode | BAR0 | BAR2 | N/A | ||
BAM + BAS + MCDMA | AVMM | AVMM DMA | BAR0 | BAR2 | BAR4 |
PIO using Bypass mode | BAR0 | BAR2 | BAR4 | ||
AVST | Device-side Packet Loopback | BAR0 | BAR2 | BAR4 | |
Packet Generate/Check | BAR0 | BAR2 | BAR4 | ||
PIO using Bypass mode | BAR0 | BAR2 | BAR4 | ||
BAM | N/A | PIO using Bypass mode | N/A | BAR0 and BAR2 | N/A |
BAM + BAS | N/A | Traffic Generator/Checker | N/A | BAR2 | BAR0 |
PIO using Bypass mode | N/A | BAR2 | BAR0 | ||
Data Mover Mode | N/A | PIO using Bypass mode | N/A | BAR2 | N/A |
External Descriptor Controller | N/A | BAR0 | N/A |