Visible to Intel only — GUID: mwh1410383448779
Ixiasoft
1.1. Simulator Support
1.2. Simulation Levels
1.3. HDL Support
1.4. Simulation Flows
1.5. Preparing for Simulation
1.6. Simulating Intel® FPGA IP Cores
1.7. Using NativeLink Simulation ( Intel® Quartus® Prime Standard Edition)
1.8. Running a Simulation (Custom Flow)
1.9. Simulating Intel FPGA Designs Revision History
2.2.1. Using Questa* Intel® FPGA Edition Precompiled Libraries
2.2.2. Disabling Timing Violation on Registers
2.2.3. Passing Parameter Information from Verilog HDL to VHDL
2.2.4. Increasing Simulation Speed in ModelSim and Questa Simulators
2.2.53.2.15.2.2. Simulating Transport Delays2.2.53.2.15.2.2. Simulating Transport Delays2.2.53.2.15.2.2. Simulating Transport Delays
2.2.6. Viewing Simulation Messages
2.2.7. Generating Power Analysis Files
2.2.8. Viewing Simulation Waveforms
2.2.9. Simulating with Questa* Intel® FPGA Edition Waveform Editor
Visible to Intel only — GUID: mwh1410383448779
Ixiasoft
2.2.1. Using Questa* Intel® FPGA Edition Precompiled Libraries
Precompiled libraries for both functional and gate-level simulations are provided for the Questa* Intel® FPGA Edition software. Do not compile these library files before running a simulation. No precompiled libraries are provided for any other simulator. You must compile the necessary libraries to perform functional or gate-level simulation with all other supported simulators.
The precompiled libraries provided in <Questa-Intel FPGA install path> /intel/ must be compatible with the version of the Intel® Quartus® Prime software that creates the simulation netlist. To verify compatibility of precompiled libraries with your version of the Intel® Quartus® Prime software, refer to the <Questa-Intel FPGA install path> /intel/version.txt file. This file indicates the Intel® Quartus® Prime software version and build of the precompiled libraries.