Visible to Intel only — GUID: mwh1410383447431
Ixiasoft
1.1. Simulator Support
1.2. Simulation Levels
1.3. HDL Support
1.4. Simulation Flows
1.5. Preparing for Simulation
1.6. Simulating Intel® FPGA IP Cores
1.7. Using NativeLink Simulation ( Intel® Quartus® Prime Standard Edition)
1.8. Running a Simulation (Custom Flow)
1.9. Simulating Intel FPGA Designs Revision History
2.2.1. Using Questa* Intel® FPGA Edition Precompiled Libraries
2.2.2. Disabling Timing Violation on Registers
2.2.3. Passing Parameter Information from Verilog HDL to VHDL
2.2.4. Increasing Simulation Speed in ModelSim and Questa Simulators
2.2.53.2.15.2.2. Simulating Transport Delays2.2.53.2.15.2.2. Simulating Transport Delays2.2.53.2.15.2.2. Simulating Transport Delays
2.2.6. Viewing Simulation Messages
2.2.7. Generating Power Analysis Files
2.2.8. Viewing Simulation Waveforms
2.2.9. Simulating with Questa* Intel® FPGA Edition Waveform Editor
Visible to Intel only — GUID: mwh1410383447431
Ixiasoft
2.2. Questa* Intel® FPGA Edition, ModelSim, and Questa Simulator Guidelines
The following guidelines apply to simulation of designs in the ModelSim, Questa* Intel® FPGA Edition, or Questa simulators.
Section Content
Using Questa Intel FPGA Edition Precompiled Libraries
Disabling Timing Violation on Registers
Passing Parameter Information from Verilog HDL to VHDL
Increasing Simulation Speed in ModelSim and Questa Simulators
Simulating Transport Delays
Viewing Simulation Messages
Generating Power Analysis Files
Viewing Simulation Waveforms
Simulating with Questa Intel FPGA Edition Waveform Editor