GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1.6. I/O PLL as System PLL

The device with only one GTS transceiver bank can use the I/O PLL in the adjacent HVIO bank as a second system PLL. This enables you to configure multiple protocols operating at different frequencies.
Figure 16. I/O PLL in HVIO Bank Usage

As the I/O PLL is different from the system PLL, you have to instantiate the I/O PLL using the I/O PLL Intel® FPGA IP instead of the GTS System PLL Clocks Intel® FPGA Hard IP