A newer version of this document is available. Customers should click here to go to the newest version.
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
4.1.6. I/O PLL as System PLL
The device with only one GTS transceiver bank can use the I/O PLL in the adjacent HVIO bank as a second system PLL. This enables you to configure multiple protocols operating at different frequencies.
Figure 16. I/O PLL in HVIO Bank Usage
As the I/O PLL is different from the system PLL, you have to instantiate the I/O PLL using the I/O PLL Intel® FPGA IP instead of the GTS System PLL Clocks Intel® FPGA Hard IP
Related Information