Visible to Intel only — GUID: miv1697543843155
Ixiasoft
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
Visible to Intel only — GUID: miv1697543843155
Ixiasoft
4.2.9.1. Requirements and Considerations for GTS Reset Sequencer Intel® FPGA IP
Before proceeding to the GTS Reset Sequencer Intel® FPGA IP instantiation, it is important to consider the total transceivers needed in the design and the location of the transceivers. Refer to Section 2 of GTS Transceiver Direct PHY User Guide.
If the transceiver banks are included in the design and each side of the FPGA has them, then each side requires a GTS Reset Sequencer Intel® FPGA IP . The following figure shows the two Reset Sequencers for a device.
Figure 26. Example Use of Two Reset Sequencer IPsIn the following diagram 1A, 1B and 1C are transceiver banks in left side and 4A, 4B and 4C are transceiver banks in right side in Agilex™ 5 FPGA.