Visible to Intel only — GUID: ecl1697542962787
Ixiasoft
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
Visible to Intel only — GUID: ecl1697542962787
Ixiasoft
4.1.1. MAC Synchronous Clock Connections to Single Instance
You must perform the following clock connections for MAC Synchronous operation.:
Figure 10. Clock Connections for MAC Synchronous Operation
- Connect PMA reference clock to i_clk_ref to drive the GTS Ethernet Intel® FPGA Hard IP .
- Connect o_syspll_c0 clock output of GTS System PLL Clocks Intel® FPGA IP to i_clk_sys clock input of GTS Ethernet Intel® FPGA Hard IP .
- Connect i_refclk of GTS System PLL Clocks Intel® FPGA IP from any of the available clock sources, such as HVIO, local and regional reference clock.
- The i_clk_ref of GTS Ethernet Intel® FPGA Hard IP and i_refclk of GTS System PLL Clocks Intel® FPGA IP can share the same clock source.
- Provide the required clock source to i_reconfig_clk clock.
Related Information