A newer version of this document is available. Customers should click here to go to the newest version.
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
4.2. Resets
The Ethernet reset ports control for the GTS Ethernet Intel® FPGA Hard IP consists of four main reset ports, five soft datapath, and statistics register resets.
Figure 17. Conceptual View of General IP Core Reset Logic
Note: When RX MAC is in reset, TX MAC can only transmit idles and remote fault indications if link fault signaling is enabled. The o_tx_ready signals remains low.
Reset Signal | PHY | Datapath | Stats | Soft CSRs | |||||
---|---|---|---|---|---|---|---|---|---|
TX | RX | MAC TX | MAC RX | PCS TX | PCS RX | MAC TX | MAC RX | ||
Port Reset | |||||||||
i_rst_n | Y | Y | Y | Y | Y | Y | Y | Y | - |
i_tx_rst_n | Y | - | Y | - | Y | - | Y | - | - |
i_rx_rst_n | - | Y | - | Y | - | Y | - | Y | - |
-i_reconfig_reset | - | - | - | - | - | - | - | - | Y |
Register Resets | |||||||||
eio_sys_rst | Y | Y | Y | Y | Y | Y | Y | Y | - |
soft_tx_rst | Y | - | Y | - | Y | - | Y | - | - |
soft_rx_rst | - | Y | - | Y | - | Y | - | Y | - |
rst_tx_stats | - | - | - | - | - | - | Y | - | - |
rst_rx_stats | - | - | - | - | - | - | - | Y | - |