A newer version of this document is available. Customers should click here to go to the newest version.
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
1.2. Agilex™ 5 Ethernet Hard IP Features
The GTS Ethernet Intel® FPGA Hard IP (EHIP) is an Ethernet-based IP that includes a configurable, hardened protocol stack for Ethernet. The IP is compatible with the IEEE 802.3-2018 - IEEE Standard for Ethernet and the 25G/50G Ethernet Specification from the 25 Gigabit Ethernet Consortium.
Features | Description |
---|---|
Ethernet Rate/PMA combination [Data rate]- [Number of PMAs] |
|
PMA type | GTS: ETH MAC and OTN support on CH3 and CH2 2 per bank. All channels support PCS Direct and FlexE mode. |
Flexible Configuration |
|
Client interface |
|
Forward error correction (FEC) |
|
Precision Timing and Link Training |
|
Section Content
Device Family Support
Device Speed Grade Support
Resource Utilization
Round-Trip Latency
Release Information
1 Feature supported in D Series and E Series Device Group A only.
2 CH2 supports MAC only for D Series devices.
3 Features supported in future Quartus Prime Design Suite version.