Visible to Intel only — GUID: dug1697538049653
Ixiasoft
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
Visible to Intel only — GUID: dug1697538049653
Ixiasoft
1.2.3. Resource Utilization
The GTS Ethernet Intel® FPGA Hard IP resource utilization values are obtained from the Quartus® Prime Pro Edition software version 24.1.
Ethernet Rate | IP Core Variation | Combinatorial ALUTs | Logic Registers | Block Memory Bits |
---|---|---|---|---|
10GE | MAC, PCS and PMA without FEC | 1,631 | 1,599 | 20,480 |
MAC, PCS and PMA with FEC | 1,701 | 1,653 | 20,480 | |
MII PCS Only without FEC | 1,520 | 1,411 | 2,0480 | |
MII PCS Only with FEC | 1,536 | 1,431 | 20,480 | |
PCS66 OTN without FEC | 1,478 | 1,385 | 2,0480 | |
PCS66 OTN with FEC | 1,492 | 1,435 | 20,480 | |
PCS66 FlexE without FEC | 1,522 | 1,395 | 20,480 | |
PCS66 FlexE with FEC | 1,538 | 1,435 | 20,480 |