A newer version of this document is available. Customers should click here to go to the newest version.
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
5.3. PCS, OTN, and FlexE Modes
Each GTS Ethernet Intel® FPGA Hard IP instance contains a full featured multi-channel PCS layer, which offers a number of interfacing options from the FPGA fabric.
The IP offers the following PCS options:
- PCS—This mode uses the MII interface to transmit and receive Ethernet packets for data rate of 10GE/25GE. It consists of:
- PCS—Direct Single Channel with and without FEC
- PCS—Direct Multiple Channel with and without FEC
- OTN and FlexE—This mode uses the PCS66 interface to read and write 66 bit blocks data, from and to the PMA block.