GTS Ethernet Intel® FPGA Hard IP User Guide

ID 817676
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.2. GTS Ethernet Intel® FPGA Hard IP Core CSRs

The GTS Ethernet Hard IP CSRs consist of the MAC, PCS, and PTP registers implemented in the hardened Ethernet core on the GTS. These CSRs are set at device configuration time and cannot be reset back to their default values other than by re-writing.

The register addresses in the EHIP consist of a base address that is set based on GTS Ethernet mode, and an offset from that address which is the same for all GTS Ethernet modes.For information about offset addresses, refer to the GTS Ethernet Hard IP Register Map which includes register map and register description.

The register map describes the registers using the byte address offset. The physical Avalon® Memory-Mapped Interface (AVMM) is based on 32-bit word addresses. However, this document refers to the registers as byte addresses, you can convert to word addresses by shifting 2 bits to the right (divide by 4).