Visible to Intel only — GUID: bqn1698236278960
Ixiasoft
4.1.1. MAC Synchronous Clock Connections to Single Instance
4.1.2. MAC Synchronous Clock Connections to Multiple Instances
4.1.3. Clock Connections to MAC Asynchronous Operation
4.1.4. Clock Connections in PTP-Based Synchronous Operation
4.1.5. Clock Connections in Synchronous Ethernet Operation (Sync-E)
4.1.6. I/O PLL as System PLL
Visible to Intel only — GUID: bqn1698236278960
Ixiasoft
5.3.3. FlexE Mode
The GTS Ethernet Intel® FPGA Hard IP supports all flexible Ethernet mode variants with optional RSFEC feature. This mode bypassed the Ethernet MAC and uses PCS66 interface to read and write to the PMA block.
The TX FlexE datapath consists of:
- TX PCS scrambler—enables the data to be scrambled. Channels does not lock correctly if the data is not scrambled.
- Alignment insertion—the TX PCS interface inserts alignment markers.
- Striper—enables logically sequential data to be segmented to increase data throughput.
The RX FlexE datapath consists of:
- Aligner—enables the alignment of incoming data.
- RX PCS descrambler—enables the incoming scrambled data to be descramble.