External Memory Interfaces (EMIF) IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817467
Date 3/31/2025
Public
Document Table of Contents

4.4.23. mem_3 for Agilex 5 E-Series External Memory Interfaces (EMIF) IP - LPDDR5

Interface to the memory (channel 3), including all CA pins, DQ pins, and DQS pins.

Table 114.  Interface: mem_3Interface type: conduit
Port Name Direction Description
mem_3_cs Output Chip Select channel 3.
mem_3_ca Output Command/Address Bus channel 3.
mem_3_dq Bidir Data (read/write) channel 3.
mem_3_rdqs_t Bidir Read Data Strobe (true) channel 3.
mem_3_rdqs_c Bidir Read Data Strobe (complement) channel 3.
mem_3_dmi Bidir Data Mask/Data Inversion channel 3.
mem_3_wck_t Output Write Clock (true) channel 3.
mem_3_wck_c Output Write Clock (complement) channel 3.