External Memory Interfaces (EMIF) IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817467
Date 3/31/2025
Public
Document Table of Contents

7.3.1.3. Maximum Number of Interfaces

The maximum number of interfaces supported for a given memory protocol varies, depending on the FPGA in use.

Unless otherwise noted, the calculation for the maximum number of interfaces is based on independent interfaces where the address or command pins are not shared.

Note: You may need to share PLL clock outputs depending on your clock network usage.

Timing closure depends on device resource and routing utilization. For more information about timing closure, refer to the Area and Timing Optimization Techniques chapter in the Quartus® Prime Handbook.

Table 181.  Maximum Number of DDR5 Interfaces
Device Package Component Interface DIMM Interface
A5EC013A / A5ED013A B23A 1
A5EC013A / A5ED013A B32A 2
A5EC028A / A5ED028A B23A 1
A5EC028A / A5ED028A B32A 2
A5EC043A / A5EC052A / A5EC065A / A5ED043A / A5ED052A / A5ED065A B23A 1
A5EC043A / A5EC052A / A5EC065A / A5ED043A / A5ED052A / A5ED065A B32A 4
A5DC064A ES / A5DD064A ES B32B 4 2
A5DC051A / A5DC064A / A5DD051A / A5DD064A B32B 4 2

Component Interface refers to 2ch x16, x16, x16 + ECC, x32 and x32+ ECC which can be implemented within a single IO96B bank.

1 DIMM interface requires two adjacent IO96B banks located on the same edge of the device; this is supported only on D-Series devices.