Visible to Intel only — GUID: ilp1715691548288
Ixiasoft
- 4.1.2. s0_axi4_clock_out for Agilex 5 E-Series External Memory Interfaces (EMIF) IP - DDR4 Component
- 4.2.2. s0_axi4_clock_out for Agilex 5 E-Series External Memory Interfaces (EMIF) IP - DDR5 Component
Visible to Intel only — GUID: ilp1715691548288
Ixiasoft
7.3.1.3. Maximum Number of Interfaces
Unless otherwise noted, the calculation for the maximum number of interfaces is based on independent interfaces where the address or command pins are not shared.
Timing closure depends on device resource and routing utilization. For more information about timing closure, refer to the Area and Timing Optimization Techniques chapter in the Quartus® Prime Handbook.
Device | Package | Component Interface | DIMM Interface |
---|---|---|---|
A5EC013A / A5ED013A | B23A | 1 | — |
A5EC013A / A5ED013A | B32A | 2 | — |
A5EC028A / A5ED028A | B23A | 1 | — |
A5EC028A / A5ED028A | B32A | 2 | — |
A5EC043A / A5EC052A / A5EC065A / A5ED043A / A5ED052A / A5ED065A | B23A | 1 | — |
A5EC043A / A5EC052A / A5EC065A / A5ED043A / A5ED052A / A5ED065A | B32A | 4 | — |
A5DC064A ES / A5DD064A ES | B32B | 4 | 2 |
A5DC051A / A5DC064A / A5DD051A / A5DD064A | B32B | 4 | 2 |
Component Interface refers to 2ch x16, x16, x16 + ECC, x32 and x32+ ECC which can be implemented within a single IO96B bank.
1 DIMM interface requires two adjacent IO96B banks located on the same edge of the device; this is supported only on D-Series devices.