1.1. System Specification
1.2. Device Selection
1.3. Early System and Board Planning
1.4. Pin Connection Considerations for Board Design
1.5. I/O and Clock Planning
1.6. Design Entry
1.7. Design Implementation, Analysis, Optimization, and Verification
1.8. Conclusion
1.9. Document Revision History
1.10. Design Checklist
1.11. Appendix: Arria® 10 Transceiver Design Guidelines
1.7.1. Selecting a Synthesis Tool
1.7.2. Device Resource Utilization Reports
1.7.3. Quartus Prime Messages
1.7.4. Timing Constraints and Analysis
1.7.5. Area and Timing Optimization
1.7.6. Preserving Performance and Reducing Compilation Time
1.7.7. Simulation
1.7.8. Formal Verification
1.7.9. Power Analysis
1.7.10. Power Optimization
1.3.4.1.3. Using the Parallel Flash Loader Megafunction with MAX II Devices
Number | Done? | Checklist Item |
---|---|---|
1 | If you want to use a flash device with the parallel flash loader, check the list of supported devices. |
If your system already contains common flash interface (CFI) flash memory, you can utilize it for Arria® 10 device configuration storage as well. You can program CFI flash memory devices through the JTAG interface with the parallel flash loader (PFL) megafunction in MAX® II, MAX® V and MAX® 10 devices. The PFL also provides the logic to control configuration from the flash memory device to the Arria® 10 device and supports compression to reduce the size of your configuration data. Both PS and FPP configuration modes are supported using the PFL feature.
Related Information