Arria® 10 or Cyclone® 10 GX Avalon® Memory-Mapped (Avalon-MM) DMA Interface for PCI Express* Solutions User Guide

ID 683425
Date 9/10/2024
Public
Document Table of Contents

7.2.2. Clock Summary

Table 73.  Clock Summary

Name

Frequency

Clock Domain

coreclkout_hip

62.5, 125 or 250 MHz

Avalon‑ST interface between the Transaction and Application Layers.

pld_clk

125 or 250 MHz

Application and Transaction Layers.

refclk

100 MHz

SERDES (transceiver). Dedicated free running input clock to the SERDES block.