Visible to Intel only — GUID: mwh1410471201937
Ixiasoft
2.1. Compilation Overview
2.2. Using the Compilation Dashboard
2.3. Design Netlist Infrastructure
2.4. Using the Node Finder
2.5. Analysis & Elaboration Flow
2.6. Design Synthesis
2.7. Design Place and Route
2.8. Incremental Optimization Flow
2.9. Fast Forward Compilation Flow
2.10. Full Compilation Flow
2.11. Compilation Monitoring Mode
2.12. Exporting Compilation Results
2.13. Integrating Other EDA Tools
2.14. Compiler Optimization Techniques
2.15. Synthesis Language Support
2.16. Synthesis Settings Reference
2.17. Fitter Settings Reference
2.18. Design Compilation Revision History
2.6.3.1. Registering the SDC-on-RTL SDC File
2.6.3.2. Applying the SDC-on-RTL Constraints
2.6.3.3. Inspecting SDC-on-RTL Constraints
2.6.3.4. Creating Constraints in SDC-on-RTL SDC Files
2.6.3.5. Using Entity-Based SDC-on-RTL Constraints
2.6.3.6. Types of SDC Files Used in the Intel® Quartus® Prime Software
2.6.3.7. Example: Using SDC-on-RTL Features
2.12.1. Exporting a Version-Compatible Compilation Database
2.12.2. Importing a Version-Compatible Compilation Database
2.12.3. Creating a Design Partition
2.12.4. Exporting a Design Partition
2.12.5. Reusing a Design Partition
2.12.6. Viewing Quartus Database File Information
2.12.7. Clearing Compilation Results
3.1. Factors Affecting Compilation Results
3.2. Strategies to Reduce the Overall Compilation Time
3.3. Reducing Synthesis Time and Synthesis Netlist Optimization Time
3.4. Reducing Placement Time
3.5. Reducing Routing Time
3.6. Reducing Static Timing Analysis Time
3.7. Setting Process Priority
3.8. Reducing Compilation Time Revision History
Visible to Intel only — GUID: mwh1410471201937
Ixiasoft
3.8. Reducing Compilation Time Revision History
Document Version | Intel® Quartus® Prime Version | Changes |
---|---|---|
2023.12.04 | 23.4 |
|
2023.06.26 | 23.2 |
|
2022.09.26 | 22.3 |
|
2022.01.27 | 21.4 |
|
2021.11.03 | 21.3 |
|
2021.10.04 | 21.3 |
|
2021.03.29 | 21.1 |
|
2020.09.28 | 20.3 |
|
2019.11.11 | 19.3 |
|
2019.09.30 | 19.3 |
|
2019.07.02 | 19.1 | Added the Using the No-Register Initialization Flow topic. |
2018.10.19 | 18.1 |
|
2017.11.06 | 17.1 |
|
Date | Version | Changes |
---|---|---|
2017.05.08 | 17.0.0 |
|
2016.10.31 | 16.1.0 |
|
2016.05.02 | 16.0.0 |
|
2015.11.02 | 15.1.0 | Changed instances of Quartus II to Intel® Quartus® Prime . |
2014.12.15 | 14.1.0 |
|
2014.08.18 |
14.0a10.0 |
Added restriction about smart compilation in Arria 10 devices. |
June 2014 | 14.0.0 | Updated format. |
May 2013 | 13.0.0 | Removed the “Limit to One Fitting Attempt”, “Using Early Timing Estimation”, “Final Placement Optimizations”, and “Using Rapid Recompile” sections. Updated “Placement Effort Multiplier Settings” section. Updated “Identifying Routing Congestion in the Chip Planner” section. General editorial changes throughout the chapter. |
June 2012 | 12.0.0 | Removed survey link. |
November 2011 | 11.0.1 | Template update. |
May 2011 | 11.0.0 |
|
December 2010 | 10.1.0 |
|
July 2010 | 10.0.0 | Initial release. |