GTS AXI Multichannel DMA IP for PCI Express User Guide

ID 847470
Date 5/06/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.2. Implementing Required Clocking

This section describes the required clock connections and clock signals for the GTS AXI MCDMA IP. The IP requires three clock inputs:

  • axi_st_clk
  • axi_mm_clk
  • axi_lite_clk

You can drive both the axi_st_clk and axi_mm_clk input clocks from the coreclkout_hip_toapp output clock of the GTS AXI Streaming IP. axi_lite_clk can be driven from any 100-250 MHz clock source available in your design.

Figure 26. Clock Connections of the GTS AXI MCDMA IP
Table 32.  Clock Signals
Clock Name Direction Description
axi_st_clk Input

Global clock signal for the AXI Streaming interface.

All AXI Streaming signals are sampled on the rising edge of this clock. This clock is typically derived from the coreclkout_hip_toapp output of the GTS AXI Streaming IP.

Gen4x4: 350/300/250/200 MHz

Gen3x4: 250/200 MHz

axi_mm_clk Input

Global clock signal for the AXI Memory-Mapped interface.

All AXI Memory-Mapped signals are sampled on the rising edge of this clock. This clock is typically derived from the coreclkout_hip_toapp output of the GTS AXI Streaming IP.

Gen4x4: 350/300/250/200 MHz

Gen3x4: 250/200 MHz

axi_lite_clk Input

Global clock signal for AXI-Lite interface.

All AXI-Lite signals are sampled on the rising edge of this clock. This clock drives the control and status register interfaces in the design.

Frequency: 100-250 MHz