Agilex® 7 FPGA F-Series Transceiver-SoC Development Kit User Guide
ID
683752
Date
11/12/2025
Public
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 7 FPGA F-Series Transceiver-SoC Development Kit User Guide
A. Development Kit Components
B. AG 7 FPGA F-Series XCVR-SoC DK Developer Resources
C. Safety and Regulatory Compliance Information
5.4.2. HPS NAND Daughter Card
- Plug the HPS NAND daughter card in J5.
- To test the HPS Ethernet capability, connect the OOBE's RJ45 port J3 to the Internet.
- To test the HPS from UART terminal apps, use USB cable connect to the OOBE’s J7.
- OOBE’s NAND flash or eMMC flash are pre-programmed with GSRD and OS
- Access the HPS I2C bus by the J2 header.
- General I/O access is provided by push buttons and LED indicators.