PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide

ID 683716
Date 1/12/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2.3. I/O Timing

Intel recommends that you design your system for the worst case losses for the PHY Lite for Parallel Interfaces Intel® FPGA IP for Intel Agilex® 7 devices.
Table 14.  Worst Case Losses for PHY Lite for Parallel Interfaces Intel® FPGA IP for Intel Agilex® 7 DevicesIn the following table, assume that the PHY Lite for Parallel Interfaces IP instance communicates with another PHY Lite for Parallel Interfaces IP instance.
Data Flow Direction Applies to PHY Lite for Parallel Interfaces Intel® FPGA IP Mode Worst Case Losses
Driving (PHY Lite for Parallel Interfaces Intel® FPGA IP is driving the I/Os) Output or bi-directional 40% UI
Receiving (PHY Lite for Parallel Interfaces Intel® FPGA IP is sampling the I/Os) Input or bi-directional 35% UI
Minimum Receiving Eye Height (PHY Lite for Parallel Interfaces Intel® FPGA IP is sampling the I/Os) Input or bi-directional 100 mV