Visible to Intel only — GUID: fxs1599794021106
Ixiasoft
1. About the PHY Lite for Parallel Interfaces IP
2. PHY Lite for Parallel Interfaces Intel® FPGA IP (phylite_ph2) for Intel Agilex® 7 M-Series Devices
3. PHY Lite for Parallel Interfaces Intel® FPGA IP (altera_phylite_s20) for Intel Agilex® 7 F-Series and I-Series Devices
4. PHY Lite for Parallel Interfaces Intel® FPGA IP for Intel® Stratix® 10 Devices
5. PHY Lite for Parallel Interfaces Intel® FPGA IP for Intel® Arria® 10 and Intel® Cyclone® 10 GX Devices
6. PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide Document Archives
7. Document Revision History for the PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide
3.2.1. Intel Agilex® 7 F-Series and I-Series I/O Sub-bank Interconnects
3.2.2. Intel Agilex® 7 F-Series and I-Series Input DQS/Strobe Tree
3.2.3. PHY Lite for Parallel Interfaces Intel® FPGA IP for Intel Agilex® 7 F-Series and I-Series Devices Top Level Interfaces
3.2.4. Dynamic Reconfiguration
3.2.5. I/O Timing
4.5.6.4.1. Timing Closure: Dynamic Reconfiguration
4.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
4.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
4.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
4.5.6.4.5. I/O Timing Violation
4.5.6.4.6. Internal FPGA Path Timing Violation
5.5.6.4.1. Timing Closure: Dynamic Reconfiguration
5.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
5.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
5.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
5.5.6.4.5. I/O Timing Violation
5.5.6.4.6. Internal FPGA Path Timing Violation
Visible to Intel only — GUID: fxs1599794021106
Ixiasoft
4.4.1.1. Calibrated VREF Settings
avl_writedata[5:0] | % of VCCIO |
---|---|
000000 | 60.00% |
000001 | 60.64% |
000010 | 61.28% |
000011 | 61.92% |
000100 | 62.56% |
000101 | 63.20% |
000110 | 63.84% |
000111 | 64.48% |
001000 | 65.12% |
001001 | 65.76% |
001010 | 66.40% |
001011 | 67.04% |
001100 | 67.68% |
001101 | 68.32% |
001110 | 68.96% |
001111 | 69.60% |
010000 | 70.24% |
010001 | 70.88% |
010010 | 71.52% |
010011 | 72.16% |
010100 | 72.80% |
010101 | 73.44% |
010110 | 74.08% |
010111 | 74.72% |
011000 | 75.36% |
011001 | 76.00% |
011010 | 76.64% |
011011 | 77.28% |
011100 | 77.92% |
011101 | 78.56% |
011110 | 79.20% |
011111 | 79.84% |
100000 | 80.48% |
100001 | 81.12% |
100010 | 81.76% |
100011 | 82.40% |
100100 | 83.04% |
100101 | 83.68% |
100110 | 84.32% |
100111 | 84.96% |
101000 | 85.60% |
101001 | 86.24% |
101010 | 86.88% |
101011 | 87.52% |
101100 | 88.16% |
101101 | 88.80% |
101110 | 89.44% |
101111 | 90.08% |
110000 | 90.72% |
110001 | 91.36% |
110010 | 92.00% |
110011 -> 111111 | Reserved |
Related Information