Visible to Intel only — GUID: bhc1410942177186
Ixiasoft
1. About the PHY Lite for Parallel Interfaces IP
2. PHY Lite for Parallel Interfaces Intel® FPGA IP (phylite_ph2) for Intel Agilex® 7 M-Series Devices
3. PHY Lite for Parallel Interfaces Intel® FPGA IP (altera_phylite_s20) for Intel Agilex® 7 F-Series and I-Series Devices
4. PHY Lite for Parallel Interfaces Intel® FPGA IP for Intel® Stratix® 10 Devices
5. PHY Lite for Parallel Interfaces Intel® FPGA IP for Intel® Arria® 10 and Intel® Cyclone® 10 GX Devices
6. PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide Document Archives
7. Document Revision History for the PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide
3.2.1. Intel Agilex® 7 F-Series and I-Series I/O Sub-bank Interconnects
3.2.2. Intel Agilex® 7 F-Series and I-Series Input DQS/Strobe Tree
3.2.3. PHY Lite for Parallel Interfaces Intel® FPGA IP for Intel Agilex® 7 F-Series and I-Series Devices Top Level Interfaces
3.2.4. Dynamic Reconfiguration
3.2.5. I/O Timing
4.5.6.4.1. Timing Closure: Dynamic Reconfiguration
4.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
4.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
4.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
4.5.6.4.5. I/O Timing Violation
4.5.6.4.6. Internal FPGA Path Timing Violation
5.5.6.4.1. Timing Closure: Dynamic Reconfiguration
5.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
5.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
5.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
5.5.6.4.5. I/O Timing Violation
5.5.6.4.6. Internal FPGA Path Timing Violation
Visible to Intel only — GUID: bhc1410942177186
Ixiasoft
7. Document Revision History for the PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide
Document Version | Intel® Quartus® Prime Version | Changes |
---|---|---|
2024.01.12 | 23.4 |
|
2023.08.02 | 23.2 |
|
2023.04.10 | 23.1 |
|
2022.06.21 | 22.2 |
|
2021.12.13 | 21.4 |
|
2021.09.01 | 21.1 | Removed unsupported VREF modes from the VREF_MODE Description table for the PHY Lite for Parallel Interfaces Intel Agilex® 7 FPGA IP: VCCIO_45, VCCIO_50, VCCIO_55, VCCIO_65, VCCIO_70, VCCIO_75. |
2021.07.16 | 21.1 |
|
2021.02.04 | 20.4 | Updated the PHY Lite for Parallel Interfaces Intel Agilex® 7 FPGA IP v20.3.0 as follows:
Updated the Guidelines: Group Pin Placement sections for the following IPs:
|
Document Version | Intel® Quartus® Prime Version | Changes |
---|---|---|
2020.11.13 | 20.3 |
|
2020.10.19 | 20.3 |
|
2020.06.30 | 20.2 | Updated the Intel® Stratix® 10 I/O Bank Structure figure showing the I/O bank structure:
|
Document Version | Intel® Quartus® Prime Version | IP Version | Changes |
---|---|---|---|
2020.02.24 | 19.3 | 19.1 |
|
2019.12.16 | 19.3 | 19.1 |
|
2019.11.07 | 19.3 | 19.1 |
|
2019.04.04 | 19.1 | 19.1 |
|
2019.04.01 | 19.1 | 19.1 |
|
2019.01.09 | 18.1 | 18.1 | Added estimation time for a delay register value to change in Reconfiguration Features and Register Addressing. |
2018.09.21 | 18.1 | 18.1 |
|
2018.06.06 | 18.0 | 18.0 |
|
2018.05.07 | 18.0 | 18.0 |
|
Date | Version | Changes |
---|---|---|
November 2017 | 2017.11.30 |
|
June 2017 | 2017.06.16 |
|
February 2017 | 2017.02.24 |
|
October 2016 | 2016.10.28 |
|
May 2016 | 2016.05.02 |
|
December 2015 | 2015.12.11 |
|
November 2015 | 2015.11.02 |
|
June 2015 | 2015.06.12 |
|
January 2015 | 2015.01.28 | Updated related information link to Functional Description for External Memory Interfaces in Arria 10 Devices. |
December, 2014 | 2014.12.30 |
|
August, 2014 |
2014.08.18 |
|
November, 2013 |
2013.11.29 |
Initial release. |