1.1. Key Advantages of Arria® V Devices
                            
                        
                            
                            
                                1.2. Summary of Arria® V Features
                            
                        
                            
                                1.3. Arria® V Device Variants and Packages
                            
                            
                        
                            
                            
                                1.4. I/O Vertical Migration for Arria® V Devices
                            
                        
                            
                            
                                1.5. Adaptive Logic Module
                            
                        
                            
                            
                                1.6. Variable-Precision DSP Block
                            
                        
                            
                                1.7. Embedded Memory Blocks
                            
                            
                        
                            
                            
                                1.8. Clock Networks and PLL Clock Sources
                            
                        
                            
                            
                                1.9. FPGA General Purpose I/O
                            
                        
                            
                            
                                1.10. PCIe* Gen1, Gen2, and Gen 3 Hard IP
                            
                        
                            
                                1.11. External Memory Interface
                            
                            
                        
                            
                                1.12. Low-Power Serial Transceivers
                            
                            
                        
                            
                                1.13. SoC with HPS
                            
                            
                        
                            
                                1.14. Dynamic Reconfiguration
                            
                            
                        
                            
                            
                                1.15. Enhanced Configuration and Configuration via Protocol
                            
                        
                            
                            
                                1.16. Power Management
                            
                        
                            
                            
                                1.17. Document Revision History
                            
                        
                    
                1.3.3.2. Maximum Resources
| Resource | Member Code | ||||
|---|---|---|---|---|---|
| E1 | E3 | E5 | E7 | ||
| Logic Elements (LE) (K) | 220 | 360 | 400 | 450 | |
| ALM | 83,020 | 135,840 | 150,960 | 169,800 | |
| Register | 332,080 | 543,360 | 603,840 | 679,200 | |
| Memory (Kb) | M20K | 11,700 | 19,140 | 28,800 | 34,000 | 
| MLAB | 2,594 | 4,245 | 4,718 | 5,306 | |
| Variable-precision DSP Block | 800 | 1,044 | 1,092 | 1,139 | |
| 18 x 18 Multiplier | 1,600 | 2,088 | 2,184 | 2,278 | |
| PLL | 20 | 20 | 24 | 24 | |
| 12.5 Gbps Transceiver | 24 | 24 | 36 | 36 | |
| GPIO7 | 414 | 414 | 674 | 674 | |
| LVDS | Transmitter | 99 | 99 | 166 | 166 | 
| Receiver | 108 | 108 | 168 | 168 | |
| PCIe Hard IP Block | 1 | 1 | 1 | 1 | |
  7 The number of GPIOs does not include transceiver I/Os. In the  Intel® Quartus® Prime software, the number of user I/Os includes transceiver I/Os.