1.1. Key Advantages of Arria® V Devices
                            
                        
                            
                            
                                1.2. Summary of Arria® V Features
                            
                        
                            
                                1.3. Arria® V Device Variants and Packages
                            
                            
                        
                            
                            
                                1.4. I/O Vertical Migration for Arria® V Devices
                            
                        
                            
                            
                                1.5. Adaptive Logic Module
                            
                        
                            
                            
                                1.6. Variable-Precision DSP Block
                            
                        
                            
                                1.7. Embedded Memory Blocks
                            
                            
                        
                            
                            
                                1.8. Clock Networks and PLL Clock Sources
                            
                        
                            
                            
                                1.9. FPGA General Purpose I/O
                            
                        
                            
                            
                                1.10. PCIe* Gen1, Gen2, and Gen 3 Hard IP
                            
                        
                            
                                1.11. External Memory Interface
                            
                            
                        
                            
                                1.12. Low-Power Serial Transceivers
                            
                            
                        
                            
                                1.13. SoC with HPS
                            
                            
                        
                            
                                1.14. Dynamic Reconfiguration
                            
                            
                        
                            
                            
                                1.15. Enhanced Configuration and Configuration via Protocol
                            
                        
                            
                            
                                1.16. Power Management
                            
                        
                            
                            
                                1.17. Document Revision History
                            
                        
                    
                1.3. Arria® V Device Variants and Packages
| Variant | Description | 
|---|---|
| Arria® V GX | FPGA with integrated 6.5536 Gbps transceivers that provides bandwidth, cost, and power levels that are optimized for high-volume data and signal-processing applications | 
| Arria® V GT | FPGA with integrated 10.3125 Gbps transceivers that provides enhanced high-speed serial I/O bandwidth for cost-sensitive data and signal processing applications | 
| Arria® V GZ | FPGA with integrated 12.5 Gbps transceivers that provides enhanced high-speed serial I/O bandwidth for high-performance and cost-sensitive data and signal processing applications | 
| Arria® V SX | SoC with integrated ARM-based HPS and 6.5536 Gbps transceivers | 
| Arria® V ST | SoC with integrated ARM-based HPS and 10.3125 Gbps transceivers |