LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
844310
Date
8/15/2025
Public
1. Overview
2. Configuring and Generating the IP
3. Simulating the IP
4. Validating the IP
5. Troubleshooting and Debugging Issues
6. Appendix A: Functional Description
7. Appendix B: Registers
8. Document Revision History for the LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
1.4.4.1. Link Detect and Link Speed Selection Frames
1.4.4.2. Link Detect Frame
1.4.4.3. Link Speed Frame
1.4.4.4. Advertise, Configure, and Accept Frames
1.4.4.5. Advertise Frames
1.4.4.6. Configure Frame
1.4.4.7. Accept Frame
1.4.4.8. LTPI Operational Frames
1.4.4.9. Default I/O Frame
1.4.4.10. Default Data Frame
4.1.2.2. Programming the FPGA
Before you begin, ensure the FMC+ loopback module is connected to the FMC+ port J34 before programming.
- In the Quartus® Prime software, go to the Tools menu and select Programmer.
- In the Programmer window, click Hardware Setup.
- Select a programming device.
- In the Mode list, select JTAG.
- Click Auto Detect. The block diagram of the board’s device connections appears.
- Click Add File and select the path to the desired .sof file.
- Turn on the Program/Configure option for the added file.
- Click Start to begin programming the FPGA. The device is configured when the Progress bar reaches 100%.