LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 844310
Date 8/15/2025
Public
Document Table of Contents

4.1.2.1. Configuring the Clocks in Hardware

Follow these steps to program the hardware design example on the Agilex™ 5 device:

  1. Connect the Agilex™ 5 FPGA E-Series 065B Premium Development Kit to your host computer.
  2. Launch the Clock Controller application from the Board Test System GUI and, set the frequencies for the design example as follows:
    Si5332-2 (U412):
    • OUT3—100.000 MHz
    • OUT4—25.000 MHz
    • OUT2—25.000 MHz