LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
844310
Date
8/15/2025
Public
1. Overview
2. Configuring and Generating the IP
3. Simulating the IP
4. Validating the IP
5. Troubleshooting and Debugging Issues
6. Appendix A: Functional Description
7. Appendix B: Registers
8. Document Revision History for the LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
1.4.4.1. Link Detect and Link Speed Selection Frames
1.4.4.2. Link Detect Frame
1.4.4.3. Link Speed Frame
1.4.4.4. Advertise, Configure, and Accept Frames
1.4.4.5. Advertise Frames
1.4.4.6. Configure Frame
1.4.4.7. Accept Frame
1.4.4.8. LTPI Operational Frames
1.4.4.9. Default I/O Frame
1.4.4.10. Default Data Frame
4.1.2.1. Configuring the Clocks in Hardware
Follow these steps to program the hardware design example on the Agilex™ 5 device:
- Connect the Agilex™ 5 FPGA E-Series 065B Premium Development Kit to your host computer.
- Launch the Clock Controller application from the Board Test System GUI and, set the frequencies for the design example as follows:
Si5332-2 (U412):
- OUT3—100.000 MHz
- OUT4—25.000 MHz
- OUT2—25.000 MHz