LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
844310
Date
8/15/2025
Public
1. Overview
2. Configuring and Generating the IP
3. Simulating the IP
4. Validating the IP
5. Troubleshooting and Debugging Issues
6. Appendix A: Functional Description
7. Appendix B: Registers
8. Document Revision History for the LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
1.4.4.1. Link Detect and Link Speed Selection Frames
1.4.4.2. Link Detect Frame
1.4.4.3. Link Speed Frame
1.4.4.4. Advertise, Configure, and Accept Frames
1.4.4.5. Advertise Frames
1.4.4.6. Configure Frame
1.4.4.7. Accept Frame
1.4.4.8. LTPI Operational Frames
1.4.4.9. Default I/O Frame
1.4.4.10. Default Data Frame
1.4.7.6. Miscellaneous Interface Signals
Signal Name | Direction | Size | Description |
---|---|---|---|
tag_in | Input | 1 | The miscellaneous input pins of the data channel are assigned to the "Tag" field within a data frame. |
tag_out | Output | 1 | The miscellaneous output pins of the data channel are used to repopulate the "Tag" value received from the remote IP to this port. |
link_config_timeout_err | Output | 1 | Output of the link configure/accept timeout error register |
link_speed_timeout_err | Output | 1 | Output of the link speed timeout error register |
unknown_comma_err | Output | 1 | Output of the unknown comma error register |
crc_err | Output | 1 | Output of the frame CRC error register |
link_lost_err | Output | 1 | Output of the LTPI link lost error register |
crc_err_cmd | Output | 1 | Output of the received CRC error command in the data channel register |
cpl_to_err | Output | 1 | Output of the completion timeout error register |
link_aligned | Output | 1 | Output of the LTPI link aligned register. Indicates that the LTPI frames are decoded correctly. |
local_link_state | Output | 1 | Local LTPI link state |
nl_gpio_stable | Output | 1 | Normal latency GPIO Stable indication. It is in a high state only for one clock cycle, when all normal latency GPIOs were received. |