LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
844310
Date
8/15/2025
Public
Visible to Intel only — GUID: sxm1752221141578
Ixiasoft
1. Overview
2. Configuring and Generating the IP
3. Simulating the IP
4. Validating the IP
5. Troubleshooting and Debugging Issues
6. Appendix A: Functional Description
7. Appendix B: Registers
8. Document Revision History for the LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
1.4.4.1. Link Detect and Link Speed Selection Frames
1.4.4.2. Link Detect Frame
1.4.4.3. Link Speed Frame
1.4.4.4. Advertise, Configure, and Accept Frames
1.4.4.5. Advertise Frames
1.4.4.6. Configure Frame
1.4.4.7. Accept Frame
1.4.4.8. LTPI Operational Frames
1.4.4.9. Default I/O Frame
1.4.4.10. Default Data Frame
Visible to Intel only — GUID: sxm1752221141578
Ixiasoft
4.1.1. Compiling the Design Example in Hardware on Agilex™ 5 Device
To compile the hardware design example and configure it on your Agilex™ 5 device, follow these steps:
- Complete the hardware design example generation.
- In the Quartus® Prime Pro Edition software, navigate to the Quartus® Prime project directory <<design_example_dir>/ltpi_0_example_design/ .
- Launch the Quartus® Prime project:
quartus example_design.qpf &
- On the Processing menu, click Start Compilation.
Once compilation is successful, you can find the .sof file in the <<design_example_dir>/ltpi_0_example_design/output_files directory.