LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
844310
Date
8/15/2025
Public
1. Overview
2. Configuring and Generating the IP
3. Simulating the IP
4. Validating the IP
5. Troubleshooting and Debugging Issues
6. Appendix A: Functional Description
7. Appendix B: Registers
8. Document Revision History for the LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
1.4.4.1. Link Detect and Link Speed Selection Frames
1.4.4.2. Link Detect Frame
1.4.4.3. Link Speed Frame
1.4.4.4. Advertise, Configure, and Accept Frames
1.4.4.5. Advertise Frames
1.4.4.6. Configure Frame
1.4.4.7. Accept Frame
1.4.4.8. LTPI Operational Frames
1.4.4.9. Default I/O Frame
1.4.4.10. Default Data Frame
1.4.7.2. Channel Signals
Signal Name | Direction | Size | Description |
---|---|---|---|
lvds_tx_data_o | Output | 1 | LVDS data transmitted signal |
lvds_tx_clk | Output | 1 | LVDS clock transmitted signal |
lvds_rx_data_i | Input | 1 | LVDS data received signal |
lvds_rx_clk | Input | 1 | LVDS clock received signal |
ll_gpio_in | Input | 16 | Low latency (LL) GPIO input signal sent through LTPI |
ll_gpio_out | Output | 16 | LL GPIO output signal received through LTPI |
nl_gpio_in | Input | 1024 | Normal latency (NL) GPIO input signal sent through LTPI |
nl_gpio_out | Output | 1024 | NL GPIO output signal received through LTPI |
uart_rxd | Input | 2/24 | UART receiver signal |
uart_cts | Input | 2/24 | UART CST flow control signal |
uart_txd | Output | 2/24 | UART transmitter signal |
uart_rts | Output | 2/24 | UART RTS flow control signal |
smb_scl | Inout | 6/24 | I2C/SMBus clock signal sent/received through LTPI |
smb_sda | Inout | 6/24 | I2C/SMBus data signal sent/received through LTPI |