LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 844310
Date 8/15/2025
Public
Document Table of Contents

1.4.7.1. Clock and Power Signals

Table 32.  Clock and Power Signals
Signal Name Direction Size Description
system_clk Input 1 System clock on which the TX and RX logic runs.
refclk_25Mhz Input 1

Reference clock for LTPI TX PLL. This reference clock should be same as the reference clock for the system_clk PLL.

Ref_clk is 25 MHz.

reset_in Input 1 Internal reset indicator for reset_n. Active high.
reset_n Input 1 IP reset. Active low.
ltpi_pll_locked Output 1 Indicates that the LTPI clock PLL is locked.