LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
844310
Date
8/15/2025
Public
1. Overview
2. Configuring and Generating the IP
3. Simulating the IP
4. Validating the IP
5. Troubleshooting and Debugging Issues
6. Appendix A: Functional Description
7. Appendix B: Registers
8. Document Revision History for the LVDS Tunneling Protocol and Interface (LTPI) IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
1.4.4.1. Link Detect and Link Speed Selection Frames
1.4.4.2. Link Detect Frame
1.4.4.3. Link Speed Frame
1.4.4.4. Advertise, Configure, and Accept Frames
1.4.4.5. Advertise Frames
1.4.4.6. Configure Frame
1.4.4.7. Accept Frame
1.4.4.8. LTPI Operational Frames
1.4.4.9. Default I/O Frame
1.4.4.10. Default Data Frame
1.4.7.1. Clock and Power Signals
Signal Name | Direction | Size | Description |
---|---|---|---|
system_clk | Input | 1 | System clock on which the TX and RX logic runs. |
refclk_25Mhz | Input | 1 | Reference clock for LTPI TX PLL. This reference clock should be same as the reference clock for the system_clk PLL. Ref_clk is 25 MHz. |
reset_in | Input | 1 | Internal reset indicator for reset_n. Active high. |
reset_n | Input | 1 | IP reset. Active low. |
ltpi_pll_locked | Output | 1 | Indicates that the LTPI clock PLL is locked. |