AN 307: Intel® FPGA Design Flow for AMD* Xilinx* Users

ID 683562
Date 4/01/2024
Public
Document Table of Contents

3.3.16.2. Engineering Change Order (ECO) Flow

The Xilinx Vivado Engineering Change Order (ECO) flow allows you to modify a post-implementation design and generate reports and programming files.

Quartus® Prime Pro Edition has an ECO Compilation Flow that supports last-minute, targeted design changes including changing routing connections; changing IOPLL frequencies by modifying the input reference clock frequency; modifying LUT masks; I/O pin settings such as slew rate, current strength, and delay chain; creating, removing, or placing individual nodes; and inserting wireluts.