Advantages of Partial Reconfiguration
Scope of This Document
Prerequisites for Using This Document
Partial Reconfiguration Tools and Methods
Arria 10 SoC Partial Reconfiguration Workflow
Partial Reconfiguration Limitations
Creating the PR Example Design
Generating the Example Software Image
Loading Partial Reconfiguration Designs Using Linux
Important Partial Reconfiguration Terminology
Revision History
Qsys Partial Reconfiguration Freeze Logic
Importing the GHRD Project
Add a Partial Reconfiguration Region to the GHRD
Building the Base Revision with the Reconfigurable Design Partition
Synthesizing an Alternate Persona
Implementing the Alternate Persona
Generating the RBF FPGA Image Files
Design Handoff to Software Developer
Software Tool Prerequisites
This document is based on Version 16.1 of the Quartus Prime Design Suite. The provided example requires the Intel® Quartus Prime Pro Edition and the Intel® SoC FPGA Embedded Design Suite (SoC EDS) tools.
The Quartus Prime Pro tools are required to perform the partial reconfiguration design flow. The PR design flow is not supported by the non-Pro Edition Quartus tools.
The SoC EDS tools provide the example hardware design that is used as a starting point for this design. The SoC EDS tools also provide the Linux build utilities required for this example.
Related Information