Agilex™ 3 FPGA and SoC C-Series Development Kits User Guide
ID
851698
Date
9/02/2025
Public
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 3 FPGA and SoC C-Series Development Kits User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
3.4.1. Restoring Board QSPI Flash U51 with Default Factory Image on Agilex™ 3 FPGA C-Series Development Kit
3.4.2. Restoring Board QSPI Flash U51 with Default Factory Image on Agilex™ 3 FPGA and SoC C-Series Development Kit
3.4.3. Restoring SD Card with Default Factory Image on Agilex™ 3 FPGA and SoC C-Series Development Kit
5.1. Configuring the FPGA and Accessing HPS Debug Access Port by JTAG
Note: The configuration mode defaults to AS x4 fast mode.
- Plug the USB Type-C cable to J2 or USB-Blaster dongle to J4.
Note: If both J2 and J4 are connected, the on-board USB-Blaster III (J2) is disabled and the Blaster dongle connected to J4 takes precedent.
- Open the Quartus® Prime Programmer to configure the FPGA.
- For the Agilex™ 3 FPGA and SoC C-Series Development Kit, open the Ashling* RiscFree* Integrated Development Environment (IDE) to connect to and communicate with the HPS Debug Access Port (DAP) through the same JTAG interface.