Agilex™ 3 FPGA and SoC C-Series Development Kits User Guide
ID
851698
Date
9/02/2025
Public
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 3 FPGA and SoC C-Series Development Kits User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
3.4.1. Restoring Board QSPI Flash U51 with Default Factory Image on Agilex™ 3 FPGA C-Series Development Kit
3.4.2. Restoring Board QSPI Flash U51 with Default Factory Image on Agilex™ 3 FPGA and SoC C-Series Development Kit
3.4.3. Restoring SD Card with Default Factory Image on Agilex™ 3 FPGA and SoC C-Series Development Kit
B. Developer Resources
Use the following links to check the Altera® website for other related information.
Reference | Description |
---|---|
Agilex™ 3 FPGA C-Series Development Kit page | Latest board design files, reference designs, and kit installation for Windows* and Linux*. |
Altera FPGA Developer Site | Provides key information about Altera FPGAs including:
|
Device Design Guidelines: Agilex™ 3 FPGAs and SoCs | Guidelines, recommendations, and a list of factors to consider for designs that use the Agilex™ 3 FPGAs and SoCs. |
AN 958: Board Design Guidelines | Board design-related resources for Altera® devices. Its goal is to help you implement successful high-speed PCBs that integrate device(s) and other elements. |
Power Management User Guide: Agilex™ 3 FPGAs and SoCs | Describes the power-optimization features, power-up and power-down sequences, power distribution network, voltage and temperature monitoring systems, and power optimization techniques for the Agilex™ 3 FPGAs and SoCs. |
Device Configuration User Guide: Agilex™ 3 FPGAs and SoCs | Agilex™ 3 FPGA and SoC C-Series FPGAs and SoCs support configuration using the following interfaces: Avalon® streaming, JTAG, CvP, and Active Serial (AS) normal and fast modes. This user guide explains the configuration process, the device pins required for configuration, the available configuration schemes, remote system updates, and debugging. This user guide also provides an overview of the secure device manager (SDM) which manages security for the configuration bitstream. |
Documentation: Agilex™ 3 | Agilex™ 3 device documentation. |
Cadence* Capture CIS Schematic Symbols | Agilex™ 3 OrCAD symbols. |