GTS Transceiver PHY User Guide: Agilex™ 3 FPGAs and SoCs

ID 848344
Date 8/04/2025
Public
Document Table of Contents

1. GTS Transceiver Overview

Updated for:
Intel® Quartus® Prime Design Suite 25.1.1
This user guide describes the architecture and implementation details about the GTS transceivers in Agilex™ 3 FPGAs.
  • Architecture details of the GTS transceiver in chapter 2
  • Implementation details of the GTS IPs in chapter 3 to 6.
The GTS transceivers have a non-return-to-zero (NRZ) serial interface with an advanced physical medium attachment (PMA) and multiple hard IPs to allow efficient implementation of popular and emerging serial protocols. The GTS transceiver banks are monolithically integrated to the FPGA core for greater efficiency in lower power consumption and smaller form factor.
Table 1.  Key GTS Transceiver Features
Feature Support
Number of available PMAs 4 PMAs
Data rate range 1-12.5 Gbps NRZ
PCIe* hard IP One PCIe* 3.0 x4
Ethernet hard IP IEEE 802.3-compliant Clause 49 physical coding sublayer (PCS)
One 10 Gigabit Ethernet (GbE) media access control (MAC)
Supports IEEE 1588 Precision Time Protocol (PTP), Auto Negotiation and Link Training (AN/LT)
Forward Error Correction (FEC)
  • IEEE 802.3 Clause 74 Firecode FEC
  • IEEE 802.3 Clause 108 Reed-Solomon FEC RS(528, 514)
  • Ethernet Technology Consortium (ETC) Reed-Solomon FEC RS(528, 514)
USB 3.1 hard IP 1 One channel with USB 3.1 controller in HPS block

1 Devices with GTS transceiver and HPS only.