GTS Transceiver PHY User Guide: Agilex™ 3 FPGAs and SoCs

ID 848344
Date 8/04/2025
Public
Document Table of Contents

3.11.3.1. Accessing GTS PMA and FEC Direct PHY Soft CSR Registers

For the GTS PMA and FEC Direct PHY Soft CSR registers, you can directly use the offset address shown in the GTS PMA/FEC Direct PHY IP register map. For example, to monitor the TX PLL lock status, you must use address 0x810.