Low Latency 40-Gbps Ethernet IP Core User Guide

ID 683745
Date 3/08/2021
Public
Document Table of Contents

1.4.2. Stratix V Resource Utilization

Resource utilization changes depending on the parameter settings you specify in the LL 40GbE parameter editor. For example, if you turn on pause functionality or statistics counters in the LL 40GbE parameter editor, the IP core requires additional resources to implement the additional functionality.

Table 6.  IP Core FPGA Resource Utilization in Stratix V Devices Lists the resources and expected performance for selected variations of the LL 40GbE IP core in a Stratix V device.

These results were obtained using the Quartus II software v14.1.

Note: Please note that at the time of publication, the LL 40GbE IP core that targets a Stratix V device has not been updated since the version compatible with the Intel® Quartus® Prime Standard Edition software v16.0.
  • The numbers of ALMs and logic registers are rounded up to the nearest 100.
  • The numbers of ALMs, before rounding, are the ALMs needed numbers from the Intel® Quartus® Prime Fitter Report.

40GbE Variation

ALMs

Dedicated Logic Registers

Memory

M20K

40GbE variation A

5300

12800

13

40GbE variation B

9900

21500

13

40GbE variation C 10900 24100 13

40GbE variation D

14000

31000

17