AN 814: Intel Arria 10 Two x8-Lane JESD204B (Duplex) IP Cores Multi-Device Synchronization Reference Design

ID 683731
Date 1/30/2018
Public
Document Table of Contents
Give Feedback

1.3.3. FPGA Pin Assignments

The top-level signals with its corresponding FPGA pin assignments on the Intel® Arria® 10 GX FPGA development board are listed in the table below.

Table 14.  Top Level Signals with Corresponding FPGA Pin, IO Standard and DirectionIn this design, the PIO internally generates the SYSREF signal in the Nios II Subsystem.
Top Level Signal Name FPGA Pin Number I/O Standard Direction
global_rst_n T12 1.8V Input
device_clk AC8 LVDS Input
device_clk (n) AC7 LVDS Input
mgmt_clk AR36 LVDS Input
mgmt_clk (n) AR37 LVDS Input
tx_serial_data[0] BC7 High Speed Differential I/O Output
tx_serial_data[0] (n) BC8 High Speed Differential I/O Output
tx_serial_data[1] BD5 High Speed Differential I/O Output
tx_serial_data[1] (n) BD6 High Speed Differential I/O Output
tx_serial_data[2] BB5 High Speed Differential I/O Output
tx_serial_data[2] (n) BB6 High Speed Differential I/O Output
tx_serial_data[3] BC3 High Speed Differential I/O Output
tx_serial_data[3] (n) BC4 High Speed Differential I/O Output
tx_serial_data[4] BB1 High Speed Differential I/O Output
tx_serial_data[4] (n) BB2 High Speed Differential I/O Output
tx_serial_data[5] BA3 High Speed Differential I/O Output
tx_serial_data[5] (n) BA4 High Speed Differential I/O Output
tx_serial_data[6] AY1 High Speed Differential I/O Output
tx_serial_data[6] (n) AY2 High Speed Differential I/O Output
tx_serial_data[7] AW3 High Speed Differential I/O Output
tx_serial_data[7] (n) AW4 High Speed Differential I/O Output
tx_serial_data[8] AV1 High Speed Differential I/O Output
tx_serial_data[8] (n) AV2 High Speed Differential I/O Output
tx_serial_data[9] AU3 High Speed Differential I/O Output
tx_serial_data[9] (n) AU4 High Speed Differential I/O Output
tx_serial_data[10] AT1 High Speed Differential I/O Output
tx_serial_data[10] (n) AT2 High Speed Differential I/O Output
tx_serial_data[11] AR3 High Speed Differential I/O Output
tx_serial_data[11] (n) AR4 High Speed Differential I/O Output
tx_serial_data[12] AP1 High Speed Differential I/O Output
tx_serial_data[12] (n) AP2 High Speed Differential I/O Output
tx_serial_data[13] AM1 High Speed Differential I/O Output
tx_serial_data[13] (n) AM2 High Speed Differential I/O Output
tx_serial_data[14] AK1 High Speed Differential I/O Output
tx_serial_data[14] (n) AK2 High Speed Differential I/O Output
tx_serial_data[15] AH1 High Speed Differential I/O Output
tx_serial_data[15] (n) AH2 High Speed Differential I/O Output
rx_serial_data[0] AW7 High Speed Differential I/O Input
rx_serial_data[0] (n) AW8 High Speed Differential I/O Input
rx_serial_data[1] BA7 High Speed Differential I/O Input
rx_serial_data[1] (n) BA8 High Speed Differential I/O Input
rx_serial_data[2] AY5 High Speed Differential I/O Input
rx_serial_data[2] (n) AY6 High Speed Differential I/O Input
rx_serial_data[3] AV5 High Speed Differential I/O Input
rx_serial_data[3] (n) AV6 High Speed Differential I/O Input
rx_serial_data[4] AT5 High Speed Differential I/O Input
rx_serial_data[4] (n) AT6 High Speed Differential I/O Input
rx_serial_data[5] AP5 High Speed Differential I/O Input
rx_serial_data[5] (n) AP6 High Speed Differential I/O Input
rx_serial_data[6] AN3 High Speed Differential I/O Input
rx_serial_data[6] (n) AN4 High Speed Differential I/O Input
rx_serial_data[7] AM5 High Speed Differential I/O Input
rx_serial_data[7] (n) AM6 High Speed Differential I/O Input
rx_serial_data[8] AL3 High Speed Differential I/O Input
rx_serial_data[8] (n) AL4 High Speed Differential I/O Input
rx_serial_data[9] AK5 High Speed Differential I/O Input
rx_serial_data[9] (n) AK6 High Speed Differential I/O Input
rx_serial_data[10] AJ3 High Speed Differential I/O Input
rx_serial_data[10] (n) AJ4 High Speed Differential I/O Input
rx_serial_data[11] AH5 High Speed Differential I/O Input
rx_serial_data[11] (n) AH6 High Speed Differential I/O Input
rx_serial_data[12] AG3 High Speed Differential I/O Input
rx_serial_data[12] (n) AG4 High Speed Differential I/O Input
rx_serial_data[13] AF5 High Speed Differential I/O Input
rx_serial_data[13] (n) AF6 High Speed Differential I/O Input
rx_serial_data[14] AE3 High Speed Differential I/O Input
rx_serial_data[14] (n) AE4 High Speed Differential I/O Input
rx_serial_data[15] AD5 High Speed Differential I/O Input
rx_serial_data[15] (n) AD6 High Speed Differential I/O Input
sync_n_in AR15 LVDS Input
sync_n_in (n) AT15 LVDS Input
sync_n_out AT17 LVDS Output
sync_n_out (n) AU17 LVDS Output
user_led_g[0] D18 1.8V Output
user_led_g[1] C18 1.8V Output
user_led_g[2] A19 1.8V Output
user_led_g[3] J24 1.8V Output
user_led_g[4] L25 1.8V Output
user_led_g[5] K25 1.8V Output
user_led_g[6] K26 1.8V Output
user_led_g[7] L28 1.8V Output