1. Introduction to Intel® FPGA Design Flow for AMD* Xilinx* Users
2. Technology Comparison
3. FPGA Tools Comparison
4. AMD* Xilinx* to Intel® FPGA Design Conversion
5. Conclusion
6. AN 307: Intel® FPGA Design Flow for AMD* Xilinx* Users Archives
7. Document Revision History for Intel® FPGA Design Flow for AMD* Xilinx* Users
3.3.1. Project Creation
3.3.2. Design Entry
3.3.3. IP Status
3.3.4. Design Constraints
3.3.5. Synthesis
3.3.6. Design Implementation
3.3.7. Finalize Pinout
3.3.8. Viewing and Editing Design Placement
3.3.9. Static Timing Analysis
3.3.10. Generation of Device Programming Files
3.3.11. Power Analysis
3.3.12. Simulation
3.3.13. Hardware Verification
3.3.14. View Netlist
3.3.15. Design Optimization
3.3.16. Techniques to Improve Productivity
3.3.17. Partial Reconfiguration
3.3.18. Cross-Probing in the Quartus® Prime Pro Edition Software
4.2.1.2.1. Memory Mode
4.2.1.2.2. Clocking Mode
4.2.1.2.3. Write and Read Operation Triggering
4.2.1.2.4. Read-During-Write Operation at the Same Address
4.2.1.2.5. Error Correction Code (ECC)
4.2.1.2.6. Byte Enable
4.2.1.2.7. Address Clock Enable
4.2.1.2.8. Parity Bit Support
4.2.1.2.9. Memory Initialization
4.2.1.2.10. Output Synchronous Set/Reset
3.3.13.4. Toolkit Explorer
For designs with debug-enabled IP, the Toolkit Explorer automatically lists the toolkits available for the IP in the design, including the transceiver toolkits.
You can access Toolkit Explorer in the GUI by selecting Tools > System Debugging Tools > System Debugging Toolkits or by going to the Toolkit Explorer pane in the System Console.
The following toolkits are available:
Toolkit | Description | Toolkit Documentation |
---|---|---|
EMIF Calibration Debug Toolkit | Helps you to debug external memory interfaces by accessing calibration data obtained during memory calibration. The analysis tools can evaluate the stability of the calibrated interface and assess hardware conditions. |
|
EMIF Traffic Generator Configuration Toolkit | Helps you to debug external memory interfaces by sending sample traffic through the external memory interface to the memory device. The generated EMIF design example includes a traffic generator block with control and status registers. |
|
EMIF Efficiency Monitor Toolkit | Helps you to debug external memory interfaces by measuring efficiency on the Avalon interface in real time. The generated EMIF design example can include the Efficiency Monitor block. |
|
Ethernet Toolkit | Helps you to interact with and debug an Ethernet Intel FPGA IP interface in real time. You can verify the status of the Ethernet link, assert and deassert IP resets, verifies the IP error correction capability, | Ethernet Toolkit User Guide |
Stratix® 10 FPGA P-Tile Toolkit (for PCIe) | Helps you to optimize the performance of large-size data transfers with real-time control, monitoring, and debugging of the PCI Express* links at the Physical, Data Link, and Transaction layers. | Intel FPGA P-Tile Avalon® Memory Mapped IP for PCI Express* User Guide |
Serial Lite IV IP Toolkit | An inspection tool that monitors the status of a Serial Lite IV IP link and provides a step-by-step guide for the IP link initialization sequences. |
|
Arria® 10 and Cyclone® 10 GX Transceiver Native PHY Toolkit | Helps you to optimize high-speed serial links in your board design by providing real-time control, monitoring, and debugging of the transceiver links running on your board. | |
L-Tile and H-Tile Transceiver Native PHY Toolkit | ||
E-Tile Transceiver Native PHY Toolkit |
Related Information