2024.01.16 |
23.3 |
20.0.2 |
- Updated Table: Serial Lite III Streaming Intel® FPGA IP to add final support to the Intel® Cyclone® 10 GX Device Family Support category.
|
2023.10.02 |
23.3 |
20.0.2 |
- Updated Table: Serial Lite III Streaming Intel® FPGA IP .
|
2023.05.26 |
22.4 |
20.0.0 |
|
2022.12.19 |
22.4 |
20.0.0 |
- Added support for Intel® Cyclone® 10 GX devices.
- Added Release Information and IP Information for Intel® Cyclone® 10 GX devices.
- Updated note in Figure Serial Lite III Streaming IP core with Source and Sink Cores and Serial Lite III Streaming IP core Duplex Core.
- Added Resource Utilization table for Intel® Cyclone® 10 GX devices.
|
2021.11.01 |
21.3 |
19.3.0 |
- Added support for QuestaSim* simulator.
- Removed references to NCSim simulator throughout the document.
- Updated the device family support for Table: Serial Lite III Streaming Intel® FPGA IP .
|
2021.08.09 |
18.1.1 |
18.1.1 |
- Updated the description for the ready signal in the following tables:
- Table: Serial Lite III Streaming Source Core Signals for Intel® Stratix® 10 L-tile and H-tile Devices
- Table: Serial Lite III Streaming Sink Core Signals for Intel® Stratix® 10 L-tile and H-tile Devices
- Updated the description for the ready_tx and ready_rx signals in Table: Serial Lite III Streaming Duplex Core Signals for Intel® Stratix® 10 L-tile, H-tile, and E-tile Devices.
|
2021.04.23 |
18.1.1 |
18.1.1 |
- Renamed the document title to Serial Lite III Streaming Intel® FPGA IP User Guide.
- Updated Table: Serial Lite III Streaming Duplex Core Signals for Intel® Stratix® 10 L-tile, H-tile, and E-tile Devices:
- Updated clock domain and description for interface_clock_reset_rx.
- Added information for interface_clock_reset_tx.
- Made editorial edits throughout the document.
|
2020.07.10 |
18.1.1 |
18.1.1 |
- Rephrased Transceiver Native PHY Intel® Arria® 10/ Intel® Cyclone® 10 GX FPGA Intel IP core to Transceiver Native PHY IP for Intel® Arria® 10 devices.
|
2020.05.05 |
18.1.1 |
18.1.1 |
- Added Serial Lite III Streaming IP latency values for standard and advanced modes in 28 Gbps transceiver rate.
- Rebranded the following:
- Avalon-MM interface to Avalon memory-mapped interface
- Avalon-ST interface to Avalon streaming interface
|
2019.02.25 |
18.1.1 |
18.1.1 |
Added Intel® Stratix® 10 E-Tile Transceiver PHY User Guide: PMA Adaptation link in the Parameter Settings for Intel® Stratix® 10 Devices topic, to provide more information on parameters in the PMA Adaptation tab. |
2019.01.17 |
18.1 |
18.1 |
Updated phy_mgmt_addr signal description for Intel® Stratix® 10 device in L-Tile/H-Tile/E-Tile Transceiver Native PHY Intel® Stratix® 10 IP Core Signals (Interlaken Mode) table. |
2018.09.24 |
18.1 |
18.1 |
- Updated resource utilization with E-tile transceiver support.
- Added Serial Lite III Streaming Intel FPGA IP Transceiver Tiles Support in Intel Stratix 10 Devices table.
- Added note to clarify parameters that are not supported in E-tile transceiver.
- Added the following registers in Source Configuration and Status Registers for MAC and Sink Configuration and Status Registers for MAC tables:
- TX MAC Status
- RX MAC Status
- Removed the following bits in Sink Configuration and Status Registers for MAC table:
- RX Loss of Frame Lock Consolidated Status bit 2 of RX Error Status Register
- RX Loss of Frame Lock Interrupt bit 2 of RX Error Interrupt Enable Register
- Added the following bits in Sink Configuration and Status Registers for MAC table:
- RX Data Error bit 11 of RX Error Status Register
- RX Adaptation FIFO Overflow bit 7 of RX Error Status Register
- RX Data Error Enable bit 11 of RX Error Interrupt Enable Register
- RX Adaptation FIFO Overflow Enable bit 7 of RX Error Interrupt Enable Register
- Added a note to clarify that Riviera Pro is not supported for E-tile transceiver.
- Updated Error Detection, Reporting, and Recovering Mechanism topic with reporting and recovering mechanisms.
- Updated core latency for Intel® Stratix® 10 E-tile transceiver devices in Latency Measurement for Duplex Core table.
- Added Intel® Stratix® 10 E-tile transceiver devices standard and advanced clocking mode block diagrams.
- Updated reset scheme for Intel® Stratix® 10 E-tile transceiver devices.
- Added IP core link up sequences with waveforms in Link-Up Sequence topic.
|
2018.05.07 |
18.0 |
18.0 |
- Updated 28 Gbps with 4 data lanes support for Intel® Stratix® 10 devices.
- Updated resources for 28 Gbps with 4 data lanes in SerialLite III Streaming IP Core Performance and Resource Utilization table.
- Reorganized SerialLite III Streaming IP Core Functional Description and SerialLite III Streaming IP Core Clocking Guidelines chapters.
- Added SerialLite III Streaming Intel FPGA IP Core Design Examples section.
|