Embedded Peripherals IP User Guide

ID 683130
Date 8/11/2025
Public
Document Table of Contents
1. Introduction 2. Avalon® -ST Single-Clock and Dual-Clock FIFO Cores 3. Avalon® -ST Serial Peripheral Interface Core 4. SPI Core 5. SPI Agent/JTAG to Avalon® Host Bridge Cores 6. Intel eSPI Agent Core 7. eSPI to LPC Bridge Core 8. Ethernet MDIO Core 9. Intel FPGA 16550 Compatible UART Core 10. UART Core 11. JTAG UART Core 12. Intel FPGA Avalon® Mailbox Core 13. Intel FPGA Avalon® Mutex Core 14. Intel FPGA Avalon® I2C (Host) Core 15. Intel FPGA I2C Agent to Avalon® -MM Host Bridge Core 16. Intel FPGA Avalon® Compact Flash Core 17. EPCS/EPCQA Serial Flash Controller Core 18. Intel FPGA Serial Flash Controller Core 19. Intel FPGA Serial Flash Controller II Core 20. Intel FPGA Generic QUAD SPI Controller Core 21. Intel FPGA Generic QUAD SPI Controller II Core 22. Interval Timer Core 23. Intel FPGA Avalon FIFO Memory Core 24. On-Chip Memory (RAM and ROM) Intel FPGA IP 25. On-Chip Memory II (RAM or ROM) Intel FPGA IP 26. Optrex 16207 LCD Controller Core 27. PIO Core 28. PLL Cores 29. DMA Controller Core 30. Modular Scatter-Gather DMA Core 31. Scatter-Gather DMA Controller Core 32. SDRAM Controller Core 33. Tri-State SDRAM Core 34. Video Sync Generator and Pixel Converter Cores 35. Intel FPGA Interrupt Latency Counter Core 36. Performance Counter Unit Core 37. Vectored Interrupt Controller Core 38. Avalon® -ST Data Pattern Generator and Checker Cores 39. Avalon® -ST Test Pattern Generator and Checker Cores 40. System ID Peripheral Core 41. Avalon® Packets to Transactions Converter Core 42. Avalon® -ST Multiplexer and Demultiplexer Cores 43. Avalon® -ST Bytes to Packets and Packets to Bytes Converter IP 44. Avalon® -ST Delay Core 45. Avalon® -ST Round Robin Scheduler Core 46. Avalon® -ST Splitter Core 47. Avalon® -MM DDR Memory Half Rate Bridge Core 48. Intel FPGA GMII to RGMII Converter Core 49. HPS GMII to RGMII Adapter Intel® FPGA IP 50. Intel FPGA MII to RMII Converter Core 51. HPS GMII to TSE 1000BASE-X/SGMII PCS Bridge Core Intel® FPGA IP 52. Intel FPGA HPS EMAC to Multi-rate PHY GMII Adapter Core 53. Intel FPGA MSI to GIC Generator Core 54. Cache Coherency Translator Intel® FPGA IP 55. Altera ACE5-Lite Cache Coherency Translator 56. Lightweight UART Core

7.5. Interface Signals

Table 41.  Interface Signals
Signal Name Width Direction Description
Clock Interface
clk 1 Input Input clock used to clock the IP core.
clk_33 1 Input 33 MHz clock supply to IP core.
Reset Interface
reset_n 1 Input Synchronous reset used to reset the IP core.
LPC Interface to LPC Agent Component
lad[3:0] 4 Input/Output Multiplexed Command, Address, and Data signal.
lframe_n 1 Output Indicates start of a new cycle, or termination of broken cycle.
lreset_n 1 Output Reset signal to LPC agent.
lclk 1 Output 33Mhz clock that drives the LPC agent.
serirq 1 Input/Output Serialized IRQ interrupt signal.
serirq_data_out 15 1 Input/Output Serialized IRQ data signal.
serirq_data_oe 15 1 Input/Output Serialized IRQ data output enable signal.
serirq_data_in 15 1 Input/Output Serialized IRQ data signal.
lad_out[3:0] 15 4 Output Multiplexed command, address and data signal
lad_oe 15 1 Output Data signal output enable
lad_in[3:0] 15 4 Input Multiplexed command, address and data signal
Avalon Interface
avmm_write 1 Input Avalon write control signal for register access.
avmm_read 1 Input Avalon read control signal for register access.
avmm_writedata[31:0] 32 Input Avalon write data bus for register access.
avmm_address[4:0] 5 Input Avalon address bus for register access.
avmm_readdata[31:0] 32 Output Avalon read data bus for register access.
eSPI Interface
espi_clk 1 Input eSPI serial clock. Frequency range from 20Mhz to 66Mhz.
espi_reset_n 1 Input eSPI reset. Assertion of this reset signal does not reset the channel’s FIFO.
espi_cs_n 1 Input eSPI chip select.
espi_data[1:0]/[3:0] 2/4 Input/Output eSPI bidirectional data bus. Data bus lane depending on parameter IO_MODE.
espi_alert_n 1 Output eSPI alert.
Conduit Ports
slp_s5_n 1 Output Server platform related signal.
slp_s4_n 1 Output
slp_s3_n 1 Output
slp_a_n 1 Output
slp_lan_n 1 Output
slp_wlan_n 1 Output
sus_stat_n 1 Output
sus_pwrdn_ack 1 Output
sus_warn_n 1 Output
pch_to_ec[7:0] 8 Output
oob_rst_warn 1 Output
host_rst_warn 1 Output
smiout_n 1 Output
nmiout_n 1 Output
host_c10 1 Output
pltrst_n 1 Output
ec_to_pch [7:0] 8 Input
sus_ack_n 1 Input
slave_boot_load_done 1 Input
slave_boot_load_status 1 Input
oob_rst_ack 1 Input
wake_n 1 Input
pme_n 1 Input
sci_n 1 Input
rcin_n 1 Input
host_rst_ack 1 Input
rsmrst_n 1 Input
15 This signal is only available when you turn on the parameter: Enable tri-state control ports on LPC data bus and Serial IRQ line.