Embedded Peripherals IP User Guide

ID 683130
Date 8/11/2025
Public
Document Table of Contents
1. Introduction 2. Avalon® -ST Single-Clock and Dual-Clock FIFO Cores 3. Avalon® -ST Serial Peripheral Interface Core 4. SPI Core 5. SPI Agent/JTAG to Avalon® Host Bridge Cores 6. Intel eSPI Agent Core 7. eSPI to LPC Bridge Core 8. Ethernet MDIO Core 9. Intel FPGA 16550 Compatible UART Core 10. UART Core 11. JTAG UART Core 12. Intel FPGA Avalon® Mailbox Core 13. Intel FPGA Avalon® Mutex Core 14. Intel FPGA Avalon® I2C (Host) Core 15. Intel FPGA I2C Agent to Avalon® -MM Host Bridge Core 16. Intel FPGA Avalon® Compact Flash Core 17. EPCS/EPCQA Serial Flash Controller Core 18. Intel FPGA Serial Flash Controller Core 19. Intel FPGA Serial Flash Controller II Core 20. Intel FPGA Generic QUAD SPI Controller Core 21. Intel FPGA Generic QUAD SPI Controller II Core 22. Interval Timer Core 23. Intel FPGA Avalon FIFO Memory Core 24. On-Chip Memory (RAM and ROM) Intel FPGA IP 25. On-Chip Memory II (RAM or ROM) Intel FPGA IP 26. Optrex 16207 LCD Controller Core 27. PIO Core 28. PLL Cores 29. DMA Controller Core 30. Modular Scatter-Gather DMA Core 31. Scatter-Gather DMA Controller Core 32. SDRAM Controller Core 33. Tri-State SDRAM Core 34. Video Sync Generator and Pixel Converter Cores 35. Intel FPGA Interrupt Latency Counter Core 36. Performance Counter Unit Core 37. Vectored Interrupt Controller Core 38. Avalon® -ST Data Pattern Generator and Checker Cores 39. Avalon® -ST Test Pattern Generator and Checker Cores 40. System ID Peripheral Core 41. Avalon® Packets to Transactions Converter Core 42. Avalon® -ST Multiplexer and Demultiplexer Cores 43. Avalon® -ST Bytes to Packets and Packets to Bytes Converter IP 44. Avalon® -ST Delay Core 45. Avalon® -ST Round Robin Scheduler Core 46. Avalon® -ST Splitter Core 47. Avalon® -MM DDR Memory Half Rate Bridge Core 48. Intel FPGA GMII to RGMII Converter Core 49. HPS GMII to RGMII Adapter Intel® FPGA IP 50. Intel FPGA MII to RMII Converter Core 51. HPS GMII to TSE 1000BASE-X/SGMII PCS Bridge Core Intel® FPGA IP 52. Intel FPGA HPS EMAC to Multi-rate PHY GMII Adapter Core 53. Intel FPGA MSI to GIC Generator Core 54. Cache Coherency Translator Intel® FPGA IP 55. Altera ACE5-Lite Cache Coherency Translator 56. Lightweight UART Core

14.4. Interface

Figure 43.  Intel FPGA Avalon® I2C (Host) Core
Table 118.   Intel FPGA Avalon® I2C (Host) Core Signals
Signal Width Direction Description
Clock/Reset
clk 1 Input System clock source, Minimum clock frequency is 10 MHz.
rst_n 1 Input

System asynchronous reset source,

Note: This signal is asynchronously asserted and synchronously de-asserted. The synchronous de-assertion must be provided externally to this peripheral.
Avalon® -MM Agent
addr 4 Input Avalon® -MM address bus.

The address bus is in the unit of word addressing. For example, addr[2:0] = 0x0 is targeting the first word of the cores memory map space and addr[2:0] = 0x1 is targeting the second word.

read 1 Input Avalon® -MM read control
write 1 Input Avalon® -MM write control
readdata 32 Output Avalon® -MM read data bus
writedata 32 Input Avalon® -MM write data bus
Avalon® -ST Source 23
src_data 8 Output I2C data from receive data FIFO (RX_DATA)
src_valid 1 Output Indicates src_data bus is valid
src_ready 1 Input Indication from sink port that it is ready to consume src_data
Avalon® -ST Sink23
snk_data 10 Input 10-bit value driven by source port to transfer command FIFO (TFR_CMD)
snk_valid 1 Input Indication from source port that snk_data is valid
snk_ready 1 Output Indication from sink port that it is ready to consume snk_data
Serial Interface
scl_oe 1 Output

Output enable for open drain buffer that drives SCL pin

1: SCL line pulled low

0: Open drain buffer is tri-stated and SCL line is externally pulled high

sda_oe 1 Output

Output enable for open drain buffer that drives SDA pin

1: SDA line pulled low

0: Open drain buffer is tri-stated and SDA line is externally pulled high

scl_in 1 Input Input path of I2C’s open drain buffer
sda_in 1 Input It is from input path of I2C’s open drain buffer
Interrupt
intr 1 Output Active high level interrupt output to host processor
23 These signals are not used if “Interface for transfer command FIFO and receive data FIFO accesses” is set to Avalon® -MM Agent. This setting can be configured through Platform Designer.