Visible to Intel only — GUID: xsy1614683456238
Ixiasoft
Visible to Intel only — GUID: xsy1614683456238
Ixiasoft
4.4.5. Virtual Lane Order and Offset Values
As bit interleaving and lane distribution of virtual lanes and FEC lanes may be implemented differently in PCS and FEC of other devices, it is not possible to know the ordering implementation of data transmitted by link partner. Therefore the PTP implementation uses logical lane arrangement without interleaving. The tables below show examples of the virtual lane arrangement in 100GE (25GE-4 and 50GE-2) Ethernet rates.
Physical Lane | T + 0 | T + 1 | T + 2 | T + 3 | T + 4 |
---|---|---|---|---|---|
Lane 0 | VL0 | VL4 | VL8 | VL12 | VL16 |
Lane 1 | VL1 | VL5 | VL9 | VL13 | VL17 |
Lane 2 | VL2 | VL6 | VL10 | VL14 | VL18 |
Lane 3 | VL3 | VL7 | VL11 | VL15 | VL!9 |
Physical Lane | T + 0 | T + 1 | T + 2 | T + 3 | T + 4 | T + 5 | T + 6 | T + 7 | T + 8 | T + 9 |
---|---|---|---|---|---|---|---|---|---|---|
Lane 0 | VL0 | VL2 | VL4 | VL6 | VL8 | VL10 | VL12 | VL14 | VL16 | VL18 |
Lane 1 | VL1 | VL3 | VL5 | VL7 | VL9 | VL11 | VL13 | VL15 | VL17 | VL19 |
Did you find the information on this page useful?
Feedback Message
Characters remaining: