Overview of HPS Modules
HPS Micro Processor Unit Subsystem Differences
Booting and Configuration Differences
Cache Coherency Unit Differences
Generic Interrupt Controller Differences
HPS System Memory Management Unit Differences
HPS On-Chip RAM Differences
HPS Error Correction Differences
HPS DMA Controller Differences
HPS Clock Manager Differences
HPS Reset Manager Differences
HPS FPGA Manager Differences
HPS System Manager Differences
HPS Scan Manager Differences
HPS Security Feature Differences
HPS System Interconnect and Firewalls Differences
HPS-FPGA Bridge Differences
HPS General Purpose I/O Interface Differences
I/O Pin Multiplexing Differences
HPS Mailbox Differences
HPS SDRAM Controller Subsystem Differences
HPS NAND Flash Controller Differences
HPS SD/eMMC Host Controller Differences
Combo DLL PHY Differences
HPS Quad SPI Flash Controller Differences
HPS USB 2.0 OTG Controller Differences
HPS USB 3.1 Gen1 Controller Differences
HPS EMAC Differences
HPS SPI Controller Differences
HPS I2C Controller Differences
I3C Controller Differences
HPS UART Controller Differences
HPS CAN Controller Differences
HPS Timer Differences
HPS Watchdog Timer Differences
HPS CoreSight Debug and Trace Differences
Revision History for Differences Among Altera® SoC Device Families
Document Revision History
Date | Version | Changes |
---|---|---|
August 2018 | 2018.08.22 | Corrections in Booting and Configuration Differences:
|
April 2018 | 2018.04.11 | Correction in "HPS SDRAM Controller Subsystem Differences": LPDDR3 not supported in the Intel® Stratix® 10 SoC |
May 2017 | 2017.05.06 | Additional detail about:
|
November 2016 | 2016.11.11 |
|
August 2014 |
2014.08.18 |
Updated Arria 10 SoC information |
January 2014 | 2014.01.15 | Initial release. |